OAK

A 13-Bit 1-MS/s SAR ADC With Completion-Aware Background Capacitor Mismatch Calibration

Metadata Downloads
Abstract
This paper introduces a completion-aware background sequential capacitor mismatch calibration technique for SAR ADC. The proposed method sequentially corrects capacitor mismatch from the lower to the upper bits in the CDAC. This calibration method can automatically detect when calibration is complete, thereby improving power efficiency by terminating calibration activities. This approach mitigates the trade-off between adaptation speed and calibration code variation, enhancing correction speed. Moreover, the sequential calibration demonstrates stable adaptation in unpredictable input environments. The ADC developed in this study utilizes 55-nm ultra-low power (ULP) CMOS technology, operates at a speed of 1 MS/s, and consumes 43 mu w of power. It achieves peak DNL of +0.83/-0.62 LSB and INL of +1.89/-1.13 LSB. Furthermore, it achieves a mean SNDR of 68.5 dB and SFDR of 83.8 dB, resulting in a FoM of 19.59 fJ/conv.-step.
Author(s)
Bae, SunghyunLee, SewonSeong, SiheonKong, SunwooPark, BonghyukLee, Minjae
Issued Date
2023-09
Type
Article
DOI
10.1109/ACCESS.2023.3317888
URI
https://scholar.gist.ac.kr/handle/local/10002
Publisher
IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC
Citation
IEEE ACCESS, v.11, pp.104323 - 104332
ISSN
2169-3536
Appears in Collections:
Department of Electrical Engineering and Computer Science > 1. Journal Articles
공개 및 라이선스
  • 공개 구분공개
파일 목록

Items in Repository are protected by copyright, with all rights reserved, unless otherwise indicated.