OAK

Asymmetric monotonic switching scheme for energy-efficient SAR ADCs

Metadata Downloads
Abstract
Asymmetric monotonic switching scheme is proposed for a low power successive approximation register (SAR) analogue-to-digital converter (ADC). The proposed switching procedure consumes no energy from reference voltage for the first 3 MSB (most significant bit) conversion using unequal initial DAC setting and asymmetric binary search algorithm. After 3 MSB conversions, DAC switching utilizes a conventional monotonic DAC switching for further energy saving. As a result, average energy saving during conversion cycles has been improved up to 98.5% as compared with conventional architectures.
Author(s)
Song, HyeonhoLee, Minjae
Issued Date
2014-06
Type
Article
DOI
10.1587/elex.11.20140345
URI
https://scholar.gist.ac.kr/handle/local/15151
Publisher
The Institute of Electronics, Information and Communication Engineers (IEICE)
Citation
IEICE Electronics Express, v.11, no.12
ISSN
1349-2543
Appears in Collections:
Department of Electrical Engineering and Computer Science > 1. Journal Articles
공개 및 라이선스
  • 공개 구분공개
파일 목록
  • 관련 파일이 존재하지 않습니다.

Items in Repository are protected by copyright, with all rights reserved, unless otherwise indicated.