OAK

A Wide Input Range, 95.4% Power Efficiency DC-DC Buck Converter with a Phase-Locked Loop in 0.18 mu m BCD

Metadata Downloads
Abstract
This paper presents a DC-DC buck converter with a Phase-Locked Loop (PLL) that can compensates for power efficiency degradation over a wide input range. Its switching frequency is kept at 2 MHz and the delay difference between the High side driver and the Low side driver can be minimized with respect to Process, Voltage and Temperature (PVT) variations by adopting the PLL. The operation mode of the proposed DC-DC buck converter is automatically changed to Pulse Width Modulation (PWM) or PWM frequency modes according to the load condition (heavy load or light load) while supporting a maximum load current of up to 1.2 A. The PWM frequency mode is used to extend the CCM region under the light load condition for the PWM operation. As a result, high efficiency can be achieved under the light load condition by the PWM frequency mode and the delay compensation with the PLL. The proposed DC-DC buck converter is fabricated with a 0.18 mu m BCD process, and the die area is 3.96 mm(2). It is implemented to have over a 90 % efficiency at an output voltage of 5 V when the input range is between 8 V and 20 V. As a result, the variation in the power efficiency is less than 1 % and the maximum efficiency of the proposed DC-DC buck converter with the PLL is 95.4 %.
Author(s)
Kim, HongjinPark, Young-JunPark, Ju-HyunRyu, Ho-CheolPu, Young-GunLee, MinjaeHwang, KeumcheolYang, YounggooLee, Kang-Yoon
Issued Date
2016-11
Type
Article
DOI
10.6113/JPE.2016.16.6.2024
URI
https://scholar.gist.ac.kr/handle/local/14044
Publisher
KOREAN INST POWER ELECTRONICS
Citation
Journal of Power Electronics, v.16, no.6, pp.2024 - 2034
ISSN
1598-2092
Appears in Collections:
Department of Electrical Engineering and Computer Science > 1. Journal Articles
공개 및 라이선스
  • 공개 구분공개
파일 목록
  • 관련 파일이 존재하지 않습니다.

Items in Repository are protected by copyright, with all rights reserved, unless otherwise indicated.