OAK

Energy-efficient switching scheme for SAR ADC using zero-energy dual capacitor switching

Metadata Downloads
Abstract
An energy-efficient capacitor switching scheme is presented for a successive approximation register analogue-to-digital converter. The new switching method removes the switching energy loss in the first three comparison cycles and significantly reduces the power consumption in the fourth bit cycle, by combining the negative switching and the energy-efficient up-transition. In addition, a low-power monotonic procedure is implemented for the rest of bit-cycles. The proposed switching technique improves the average switching energy efficiency by 99.31% and reduces the total capacitance size by 75% compared with a conventional binary-search algorithm.
Author(s)
Baek, Seung-UkLee, Kang-YoonLee, Minjae
Issued Date
2018-02
Type
Article
DOI
10.1007/s10470-017-1101-5
URI
https://scholar.gist.ac.kr/handle/local/13417
Publisher
SPRINGER
Citation
Analog Integrated Circuits and Signal Processing, v.94, no.2, pp.317 - 322
ISSN
0925-1030
Appears in Collections:
Department of Electrical Engineering and Computer Science > 1. Journal Articles
공개 및 라이선스
  • 공개 구분공개
파일 목록
  • 관련 파일이 존재하지 않습니다.

Items in Repository are protected by copyright, with all rights reserved, unless otherwise indicated.