Heterogeneous Integration Toward a Monolithic 3-D Chip Enabled by III-V and Ge Materials
- Abstract
- Monolithic 3-D integration has emerged as a promising technological solution for traditional transistor scaling limitations and interconnection bottleneck. The challenge we must overcome is a processing temperature limit for top side devices in order to ensure proper performance of bottom side devices. To solve this problem, we developed a low temperature III-V and Ge layer stacking process using wafer bonding and epitaxial lift-off, since these materials can be processed at a low temperature and provide extended opportunity/functionality (sensor, display, analog, RF, etc.) via heterogeneous integration. In this paper, we discuss technology for integrating III-V and Ge materials and its applicability to CMOS, thin film photodiodes, mid-infrared photonics platforms, and MicroLED display integration for creating the ultimate 3-D chip of the future.
- Author(s)
- Kim, Sang-Hyeon; Kim, Seong-Kwang; Shim, Jae-Phil; Geum, Dae-Myeong; Ju, Gunwu; Kim, Han-Sung; Lim, Hee-Jeong; Lim, Hyeong-Rak; Han, Jae-Hoon; Lee, Subin; Kim, Ho-Sung; Bidenko, Pavlo; Kang, Chang-Mo; Lee, Dong-Seon; Song, Jin-Dong; Choi, Won Jun; Kim, Hyung-Jun
- Issued Date
- 2018-02
- Type
- Article
- DOI
- 10.1109/JEDS.2018.2802840
- URI
- https://scholar.gist.ac.kr/handle/local/13393
- 공개 및 라이선스
-
- 파일 목록
-
Items in Repository are protected by copyright, with all rights reserved, unless otherwise indicated.