OAK

Heterogeneous Integration Toward a Monolithic 3-D Chip Enabled by III-V and Ge Materials

Metadata Downloads
Abstract
Monolithic 3-D integration has emerged as a promising technological solution for traditional transistor scaling limitations and interconnection bottleneck. The challenge we must overcome is a processing temperature limit for top side devices in order to ensure proper performance of bottom side devices. To solve this problem, we developed a low temperature III-V and Ge layer stacking process using wafer bonding and epitaxial lift-off, since these materials can be processed at a low temperature and provide extended opportunity/functionality (sensor, display, analog, RF, etc.) via heterogeneous integration. In this paper, we discuss technology for integrating III-V and Ge materials and its applicability to CMOS, thin film photodiodes, mid-infrared photonics platforms, and MicroLED display integration for creating the ultimate 3-D chip of the future.
Author(s)
Kim, Sang-HyeonKim, Seong-KwangShim, Jae-PhilGeum, Dae-MyeongJu, GunwuKim, Han-SungLim, Hee-JeongLim, Hyeong-RakHan, Jae-HoonLee, SubinKim, Ho-SungBidenko, PavloKang, Chang-MoLee, Dong-SeonSong, Jin-DongChoi, Won JunKim, Hyung-Jun
Issued Date
2018-02
Type
Article
DOI
10.1109/JEDS.2018.2802840
URI
https://scholar.gist.ac.kr/handle/local/13393
Publisher
Institute of Electrical and Electronics Engineers
Citation
IEEE Journal of the Electron Devices Society, v.6, no.1, pp.579 - 587
ISSN
2168-6734
Appears in Collections:
Department of Semiconductor Engineering > 1. Journal Articles
공개 및 라이선스
  • 공개 구분공개
파일 목록
  • 관련 파일이 존재하지 않습니다.

Items in Repository are protected by copyright, with all rights reserved, unless otherwise indicated.