OAK

Parametric study of pulsed laser deposited (PLD) WSe2 2D transistors

Metadata Downloads
Abstract
A fabrication process for making large area transistors on pulsed laser deposited (PLD) WSe2 has been developed. Large films of WSe2 have been deposited via PLD technique on SiO2/Si substrate. Employing a mask-less lithography technique and using vapour XeF2 as an etchant, transistors of lengths (17, 83, 323 and 1000 μm) and widths (14 and 850 μm) have been fabricated. Electrical characterization of the transistors show that as the channel length (L) decreases, the magnitude of the drain-source current increases. In addition, the current across the transistor has been found to increase by increasing the channel width (W). Moreover, channels with large areas have been found to deliver substantially more drain-source current compared with smaller channel areas with similar W/L. A W/L ratio of 0.85 has been found to possess the highest drain current across the transistors fabricated. From the transfer length measurement (TLM), the sheet resistance and contact resistance of the device have been measured. Field effect mobility of the transistors have been calculated. Raman spectrum shows that PLD WSe2 possess similar quality as exfoliated WSe2. However, Photoluminescence (PL) spectrum and TLM results suggest the lack of bandgap in our 14-layer PLD WSe2. © 2020 Elsevier B.V.
Author(s)
Mbisike S.C.Seo S.Lee, SanghanPhair J.Cheung R.
Issued Date
2020-06
Type
Article
DOI
10.1016/j.mee.2020.111368
URI
https://scholar.gist.ac.kr/handle/local/12144
Publisher
ELSEVIER
Citation
MICROELECTRONIC ENGINEERING, v.230
ISSN
0167-9317
Appears in Collections:
Department of Materials Science and Engineering > 1. Journal Articles
공개 및 라이선스
  • 공개 구분공개
파일 목록

Items in Repository are protected by copyright, with all rights reserved, unless otherwise indicated.