OAK

A Three-Step Tapered Bit Period SAR ADC Using Area-Efficient Clock Generation

Metadata Downloads
Abstract
A three-step tapered bit period asynchronous successive approximation register (SAR) analog-to-digital converter (ADC) is proposed to reduce the total DAC settling time by 47.7% compared to the non-tapered conversion time with less design overhead. Unlike conventional approaches, the SAR settling time analysis with both reference buffer output impedance and hardware overhead is first analyzed in each conversion step, which demonstrates that the three-step tapered bit period approach is the most time- and hardware efficient in our design. Additionally, area-efficient threestep clock generation is proposed by sharing resistors for delay generation, resulting in a small area increase of only 20.4% compared to the non-tapered clock generation. As a result, the proposed technique is used to reduce the reference buffer's power and increase the sampling frequency. The maximum allowed output impedance of the reference buffer for SFDR > 92 dB becomes larger than that of the non-tapered design by 200 ohm, translated to a sampling frequency increase from 6 MHz to 8 MHz in our design. The proposed three-step tapered bit period using an area-efficient clock generator was designed in a 55 nm CMOS process. The clock generator occupies 0.00081 mm(2) out of 1143 mu m Chi 81 mu m overall size. The power consumption of the 8 MS/s 12-bit SAR ADC with proposed clock generation is 128.91 mu W when under 1 V supply.
Author(s)
Kang, HyeinLee, SewonLee, Minjae
Issued Date
2023-04
Type
Article
DOI
10.3390/electronics12081863
URI
https://scholar.gist.ac.kr/handle/local/10251
Publisher
MDPI
Citation
ELECTRONICS, v.12, no.8
ISSN
2079-9292
Appears in Collections:
Department of Electrical Engineering and Computer Science > 1. Journal Articles
공개 및 라이선스
  • 공개 구분공개
파일 목록

Items in Repository are protected by copyright, with all rights reserved, unless otherwise indicated.