



# Kerf-Less Exfoliated Thin Silicon Wafer Prepared by Nickel Electrodeposition for Solar Cells

Hyun-Seock Yang <sup>1,2</sup>, Jiwon Kim<sup>1</sup>, Seil Kim<sup>1</sup>, Nu Si A. Eom<sup>1</sup>, Sangmuk Kang<sup>3</sup>, Chang-Soon Han<sup>4</sup>, Sung Hae Kim<sup>5</sup>, Donggun Lim<sup>3</sup>, Jung-Ho Lee<sup>5</sup>, Sung Heum Park<sup>2</sup>, Jin Woo Choi<sup>6</sup>, Chang-Lyoul Lee<sup>6</sup>, Bongyoung Yoo<sup>5\*</sup> and Jae-Hong Lim<sup>1\*</sup>

<sup>1</sup> Electrochemistry Department, Korea Institute of Materials Science, Changwon, South Korea, <sup>2</sup> Department of Physics, Pukyong National University, Busan, South Korea, <sup>3</sup> Department of IT Convergence, Korea National University of Transportation, Chungju, South Korea, <sup>4</sup> Laser Advanced System Industrialization Center, Mam-myeun, South Korea, <sup>5</sup> Department of Materials Engineering, Hanyang University, Ansan, South Korea, <sup>6</sup> Advanced Photonics Research Institute, Gwangju Institute of Science and Technology, Gwangju, South Korea

### **OPEN ACCESS**

#### Edited by:

Juchen Guo, University of California, Riverside, United States

#### Reviewed by:

Abhishek Lahiri, Clausthal University of Technology, Germany Young-In Lee, Seoul National University of Science and Technology, South Korea

#### \*Correspondence:

Bongyoung Yoo byyoo@hanyang.ac.kr Jae-Hong Lim lim@kims.re.kr

#### Specialty section:

This article was submitted to Electrochemistry, a section of the journal Frontiers in Chemistry

Received: 22 September 2018 Accepted: 20 November 2018 Published: 14 January 2019

#### Citation:

Yang H-S, Kim J, Kim S, Eom NSA, Kang S, Han C-S, Kim SH, Lim D, Lee J-H, Park SH, Choi JW, Lee C-L, Yoo B and Lim J-H (2019) Kerf-Less Exfoliated Thin Silicon Wafer Prepared by Nickel Electrodeposition for Solar Cells. Front. Chem. 6:600. doi: 10.3389/fchem.2018.00600 Ultra-thin and large-area silicon wafers with a thickness in the range of  $20-70 \,\mu$ m, were produced by spalling using a nickel stressor layer. A new equation for predicting the thickness of the spalled silicon was derived from the Suo-Hutchinson mechanical model and the kinking mechanism. To confirm the reliability of the new equation, the proportional factor of stress induced by the nickel on the silicon wafer, was calculated. The calculated proportional factor of  $\lambda = 0.99$  indicates that the thickness of the spalled silicon wafer is proportional to that of the nickel layer. A similar relationship was observed in the experimental data obtained in this study. In addition, the thickness of the stressor layer was converted to a value of stress as a guide when using other deposition conditions and materials. A silicon wafer with a predicted thickness of 50 µm was exfoliated for further analysis. In order to spall a large-area ( $150 \times 150 \text{ mm}^2$  or  $6 \times 6 \text{ in}^2$ ) silicon wafer without kerf loss, initial cracks were formed by a laser pretreatment at a proper depth (50 µm) inside the exfoliated silicon wafer, which reduced the area of edge slope (kerf loss) from 33 to 3 mm<sup>2</sup>. The variations in thickness of the spalled wafer remained under 4%. Moreover, we checked the probability of degradation of the spalled wafers by using them to fabricate solar cells; the efficiency and ideality factor of the spalled silicon wafers were found to be 14.23% and 1.35, respectively.

Keywords: ultra-thin silicon wafer, spalling, stressor layer, kerf loss, edge slope, electrodeposition

# INTRODUCTION

Silicon solar cells are the focus of considerable research efforts because of their high energy-conversion efficiency (~25%) (Green et al., 2015), stability, and so on (Bruel, 1995; Dross, 2008; Shahrjerdi et al., 2012; Radhakrishnan et al., 2014; Kobayashi et al., 2015; Lee et al., 2016; Green et al., 2017; Wang et al., 2017). Ultra-thin silicon wafers with thickness in the range of 40–60  $\mu$ m are particularly suitable for high-efficiency solar cells because of their high light absorption and flexibility (Dross, 2008). However, the >100% kerf loss during the fabrication of ultra-thin silicon wafers (thickness: <100  $\mu$ m) using conventional sawing technology is a critical problem (Green et al., 2017) that increases material cost and requires additional post-sawing processes. Therefore, it is important to minimize the waste associated with wafer losses during sawing. Several methods

1

are available for fabricating kerf-less thin silicon wafers, such as the stress-inducing process (Shahrjerdi et al., 2012; Wang et al., 2017), ion implantation (Bruel, 1995; Lee et al., 2016), and epitaxial growth (Radhakrishnan et al., 2014; Kobayashi et al., 2015). Since it is difficult to form a stable trajectory during the ion-implantation process, the resulting wafers tend to have high surface roughness (Suo, 1989). The process of inducing stress through by mismatching the thermal coefficients of silicon and a deposited polymer requires a high temperature, which causes degradation of the carrier lifetime (Suo and Hutchinson, 1989). Slim-cut and epitaxial-growth processes require complex equipment and procedures (Radhakrishnan et al., 2014). On the other hand, the electrochemical process is quite suitable because of the low production cost, easy scale-up, stress control, and high material yield (Drory et al., 1988). However, it is difficult to predict the propagation and initial depth inside a silicon wafer, creating problems in the thickness control of spalled silicon wafers, which represent a major disadvantage of the electrochemical process when compared with other methods. In addition, the general electrochemical process causes edge sloping up through the threshold of steady-state crack depth during spalling (Suo, 1989), which causes problems such as kerf loss at the edge of the wafer and high roughness which can cause fractures in the spalled silicon wafer. The fractures induced by kerf loss can be a critical problem for the large-scale production of spalled silicon wafers with areas over  $150 \times 150 \text{ mm}^2$  (6  $\times$  6 in<sup>2</sup>). It is therefore necessary to reduce the edge slope and predict the thickness of the spalled silicon wafer.

In the study reported here, we combined the process of laser pretreatment at the edge of a silicon wafer and electrodeposition of nickel, with high internal stress, on top of the substrate. This structure was designed to reduce the edge slope and enhance the uniformity of the silicon wafer after spalling. In addition, a relationship was proposed for predicting the thickness of the spalled silicon wafer. The long-wavelength laser process formed cracks without damaging the surface of the sample, which served as the initial cracks that extended along the interface, deviated into the substrate, and subsequently propagated in a direction parallel to the interface at a steady-state crack depth beneath the interface (Suo and Hutchinson, 1990). We confirmed the effect of the initial crack formed by the laser process on the kerf-less silicon wafer. A new equation for predicting the spalling silicon thickness was proposed, based on the prediction of the initial crack depth and the calculation of the steady-state crack depth from the Suo-Hutchinson (S&H) model (Suo and Hutchinson, 1990). The validity of the proposed equation was evaluated by comparing the calculated results with the experimental data.

# EXPERIMENTAL

The spalling process can be divided into three successive steps: (1) pretreatment with a laser to form cracks at the edge of the wafer;

(2) electrodeposition of the metal stressor layer; and (3) spalling of the silicon wafer. A schematic diagram of the process is shown in **Figure 1**.

In our study, p-type monocrystalline  $150 \times 150 \text{ mm}^2$  (6  $\times$  6 in<sup>2</sup>) silicon wafers with <100> orientation and 1-10  $\Omega$ resistance were utilized because their low roughness was suitable for crack propagation. In order to reduce the edge slope after spalling, pretreatment was carried out using a laser (Lumera Hyper Rapid 50, Coherent, USA). The laser wavelength was set at 1,064, 532 or 355 nm, the generation capacity was selectable with a power of 50, 20, or 16 W, and the frequency was 400 KHz. The laser was focused at a point in an area that had the same steadystate crack depth, to form initial cracks all around the edge of the silicon wafer at a periodic distance of 100 µm. After the laser treatment, an electron-beam (e-beam) evaporator (Super High Speed Evaporator System, Daedong Hightec, Korea) was used to deposit Ti as an adhesion layer (thickness: 20 nm) and nickel as a seed layer (thickness: 100 nm) on the silicon wafer. The nickel seed layer had much higher conductivity than the silicon wafer. Prior to electrodeposition, the wafer was degreased in an alkaline bath (5% NaOH) to increase the hydrophilicity of its surface, followed by pickling in a 10% HCl bath to remove any metal oxide.

After the wafer was cleaned and treated, nickel(II) chloride (NiCl<sub>2</sub>; concentration: 1 mol/L, purity: 98.5%, SAMCHUN, Korea) and sodium citrate (concentration: 0.1 mol/L, purity:





Abbreviations: ALD, atomic layer deposition; DI, deionized; IPA, isopropyl alcohol; ITO, indium-tin oxide; PL, photoluminescence; S&H, Suo and Hutchinson; SEM, scanning electron microscopy; SIMS, secondary ion mass spectroscopy; XRD, X-ray diffraction.

99%, Sigma Aldrich, USA) were mixed together to form the electrodeposition bath; a sufficient amount of HCl was added to adjust the pH of the mixture to 3.5. NiCl<sub>2</sub> was the main supplier of nickel ions, and sodium citrate served as a buffer to maintain the pH and carry the electrons in the bath. The nickel stressor layer was deposited on the silicon wafer by immersing it in the all-chloride bath. This was done because a higher internal stress could be obtained than in an allchloride bath, than in a non-chloride bath (Bedell et al., 2017). A low voltage (1.2-2.8 V) was applied by a power supply with a direct current, and a nickel stressor layer with a thickness of 50 µm was obtained after 250 min. The current density used for the nickel electrodeposition was 5 mA/cm<sup>2</sup>, and the bath temperature was maintained at 50. The thickness and variations in thickness of the deposited nickel stressor layer, were measured by analyzing scanning electron microscope (SEM; SU-6000, Hitachi, Japan) cross-sectional images and using an X-ray fluorescence thickness analyzer (D/MAX-2500, Rigaku, Japan). In addition, the elemental detection and crystal structure of the spalled silicon wafer were measured by secondary ion mass spectroscopy (SIMS; IMS 7f, CAMECA, France) and a X-ray diffraction (XRD; D/Max-2500VL, Rigaku, Japan), respectively. Steady-state photoluminescence (PL) spectra were measured using a monochromator (Acton Series SP-2150i, Princeton Instruments, USA) equipped with a photomultiplier tube (PMT; ID-441 for Acton Series, Princeton Instruments, USA) and a Ti:sapphire excitation laser with a wavelength of 860 nm (Mira 900, Coherent, USA).

A wafer sample, which did not have spontaneous cracks formed during nickel electrodeposition, was removed from the electrodeposition bath. If there was sufficient breaking stress within the silicon wafer, the fracture formed by laser treatment would have propagated through the sample itself. After spalling, the nickel layer was etched by a mixed solution consisting of nitric acid (mixing ratio of 1:1), deionized water, and 25 mL/L HF. The etching of the Ni layer and Ti adhesion layer and the diffusion of the impurities into the silicon wafer were measured by SIMS.

The stress induced in the nickel layer was measured by a stress strip test (B975, Specialty Testing, USA). The stress depended on the grain size of the nickel particles, deposition rate, and potential difference. Moreover, the most critical factor of stress control was the thickness of the nickel layer. The edge slope of the spalled silicon wafer was measured with an optical microscope (RH-2000, Hirox, Japan) and by thickness profiling (RH-2000, Hirox, Japan).

Prior to the fabrication of the solar cell, the spalled silicon wafer was sequentially cleaned as follows: (1) a short dip in 5 M hydrofluoric (HF) acid; (2) immersion in 50 wt% potassium hydroxide (KOH) at a temperature of  $80^{\circ}$ C for 1 min; (3) immersion in a piranha solution (H<sub>2</sub>SO<sub>4</sub>/H<sub>2</sub>O<sub>2</sub> volume ratio = 3:1) for 15 min; and (4) a short dip in HF to remove unwanted contaminants from the spalling process. To increase light absorption, pyramid textures were formed on the front side of the wafer by treating it with 700 mL of a 2 wt% KOH solution mixed with 45 mL of isopropyl alcohol (IPA) at a temperature of  $80^{\circ}$ C for 1 h.

A silicon solar cell with a dopant-free heterojunction was fabricated using the cleaned and textured spalled silicon wafer. First, an ultra-thin Al<sub>2</sub>O<sub>3</sub> layer (thickness: 0.5 nm) was deposited using an atomic layer deposition (ALD) system (D100, NCD Tech, Korea) at a temperature of 150°C to lightly passivate the surface. Next, a layer of lithium fluoride (LiF<sub>x</sub>; purity: 99.98%, LTS chemical, USA) (thickness: 1 nm) was deposited by evaporation as an electron-transporting layer and an Al layer (thickness: 100 nm) was deposited without a vacuum break on the rear side of the wafer. A vanadium oxide  $(V_2O_x;$ purity: 99.99%, LTS Chemical, USA) layer (thickness: 15 nm) was deposited in the same manner as a hole-transporting layer on the front side of the wafer. Subsequently, a layer of indium-tin oxide (ITO; 10% SnO<sub>2</sub>, 90% In<sub>2</sub>O<sub>3</sub>, purity: 99.99%) (thickness: 80 nm) was sputtered onto the  $V_2O_x$  surface in an Ar flow at room temperature under a pressure of 8.0  $\times$  10<sup>-7</sup> Torr for 1070 s. Finally, an Ag layer (thickness: 1 µm) was deposited by evaporation as the electrode on the front side.

The current density vs. voltage (J-V) data of the solarcell performance was obtained with a solar simulator (XES-502S, San-El Electric, Japan) under one sun irradiation (100 mW/cm<sup>2</sup>, AM 1.5 spectrum, 25°C). The ideality factor ( $\eta$ ) and series resistance ( $R_S$ ) were extracted from the dark J-V curve. The spectral response measurements were obtained as the incident-photon-to-current conversion efficiency (IPCE; k3100, PV Measurements, USA) using a 150 W arc lamp with a wavelength range of 350–1,100 nm.

# **RESULTS AND DISCUSSIONS**

# Stress Induced Stress by Nickel Stressor Layer

For delivery of uniform stress on a large silicon wafer, the nickel stressor layer must be uniformly deposited. Since the trajectory of spalling propagation was parallel to the nickel surface, the control of uniform deposition of the nickel stressor layer was a critical factor of large-area spalling (Suo and Hutchinson, 1990). **Figure 2** shows a shield, with dimensions of  $12.48 \times 12.48 \text{ cm}^2$ , used for the nickel deposition. It was placed 2 cm from the substrate to reduce the thickness variation (Drory et al., 1988). Figure 2B shows the thickness of the nickel layer at different points in the diagonal direction. Without a shield, the thickness of the deposited nickel film at the edge and center, and the mean thickness were approximately 9.5, 5, and  $6 \,\mu$ m, respectively. On the other hand, the nickel film deposited with a shield had a uniform thickness of about 7 µm, which demonstrates that the shield assisted uniform growth of the nickel stressor layer, when it was deposited by controlling the electric field in the bath.

**Figure 3** shows the stress of different nickel layers formed under various deposition conditions. Tensile stress was induced on the silicon wafer because the nickel layer had a smaller lattice constant (3.520 Å) than the silicon wafer (5.430 Å for Si<100>) (Bilby and Eschelby, 1968). **Figure 3A** shows the intrinsic stress of the deposited nickel stressor layers, with a thickness of 45 and 55  $\mu$ m, as a function of the current density (3, 5, and 10 mA/cm<sup>2</sup>). The intrinsic stress decreased with increasing current

density, indicating that higher intrinsic stress was induced in the thinner silicon substrate. Although all the stressor layers had the same thickness, the amount of induced stress changed with the current density, which meant that an optimized current density was necessary (Durney, 1984). To optimize the current density, the stress induced by the intrinsic stress in the nickel stressor layer, was measured by a stress strip test; the results are shown in Figure 3B. The stress induced by the nickel layer decreased with increasing nickel-layer thickness, because the stress was transferred from the nickel layer to the silicon wafer. When a high level of intrinsic stress (1,260 mA/cm<sup>2</sup>) was induced, a spontaneous crack emerged at the edge of the sample and caused high roughness on the spalled silicon wafer. On the other hand, when a lower level of induced stress  $(1.600 \text{ mA/cm}^2)$  was not enough to cause spalling, the initial crack at the edge of the silicon wafer did not cause any breakage (Supplementary Figure 1). If the external force for spalling was applied to the silicon wafer's edge, the nickel layer would be torn because of low induced stress. The optimized current density for spalling a 50 µm silicon wafer was  $5 \text{ mA/cm}^2$ . The stress induced in the silicon wafer, was calculated from the shift in the XRD peak. The main peak of the silicon wafer was shifted from  $2\theta$  of  $68.88^{\circ}$  to  $69.28^{\circ}$  by the stress of the silicon wafer, indicating that the silicon wafer was under compressive stress. However, the scale of the peak shift was too small to allow an accurate calculation of the stress in the silicon wafer (Figure 3C).



#### **FIGURE 2 | (A)** Image of shield for uniform deposition of the nickel stressor layer. **(B)** Variations in thickness of nickel stressor layers, deposited without the shield (black line), and with the shield (red line).

# Initial Crack Formed in Silicon Wafer by Laser Process

Based on our findings, we suggest fabricating kerf-less silicon wafers via a laser process to decrease the kerf-loss area. Figure 4 shows the edge slope image of spalled silicon wafers prepared with and without laser pretreatment. The edge of the spalled silicon wafer without the laser pretreatment had non-uniform roughness and an edge-slope width of 5,500 µm. The edgeslope width of all samples prepared without the laser treatment had the same area, regardless of the sample size. On the other hand, the laser-treated spalled silicon wafer had an edge-slope width of  $500 \,\mu\text{m}$ , as shown in Figure 4B. The area of the edge slope was <10% than that of the sample without the laser pretreatment because of the trajectory formed at the edge slope of the spalled silicon wafer. A spalled silicon wafer generally exhibits an unstable trajectory toward the fracture threshold before the steady-state crack depth. To reach the steady-state crack depth for a stable-state trajectory, crack propagation must be initiated at the interface between the silicon wafer and the nickel stressor layer. The depth of the initial cracks could be controlled by focusing on the edge, as shown in Figure 4C. By adjusting the laser focus, the initial cracks were produced at points that had the same depth and the steady-state crack depth. These initial cracks led to a stable-state trajectory, and crack propagation was initiated at the steady-state crack depth. The trajectory initiated from the silicon wafer edge by the laser process, was parallel to the interface between the silicon wafer and the nickel stressor film with biaxial tensile stress (Rice, 1988). Consequently, we confirmed that the initial crack formed by the laser process led to a decrease in the kerf-loss area of the silicon wafer.

# Spalled Kerf-Less Silicon Wafer

**Figure 5A** shows the thickness of spalled thin silicon wafers and the induced stress as functions of the nickel thickness. The induced stress in the silicon wafer decreased with increasing nickel thickness, resulting in increased thickness of the spalled silicon wafer. Because the induced stress in the silicon wafer caused crack propagation inside the silicon wafer at a steady-state crack depth, the thickness of the spalled silicon wafer was higher when the internal stress of the nickel stressor layer was lower. As shown in **Figures 5A,C**, the thickness of the spalled silicon wafers was in the range of 20 to 70  $\mu$ m. Once a crack was initiated





FIGURE 4 | Surface profiling (top) and 3D optical microscope image (bottom) of the edge slope of spalled silicon wafers: (A) without laser pretreatment; (B) with laser pretreatment. (C) Image of initial cracks (50  $\mu$ m).



in a silicon wafer, it could propagate in a direction parallel to the surface at a depth proportional to the thickness of the nickel layer at the center of the wafer. **Figure 5B** shows an SEM cross-sectional image of a spalled silicon wafer with a 50  $\mu$ m nickel stressor layer. It should be noted that this nickel stressor layer was removed by wet etching, leaving a spalled silicon wafer with a flat surface and a thickness of 50  $\mu$ m.

To verify the thickness distribution of the spalled silicon wafer with a large area, the spalling process was carried out on a 150  $\times$  150 mm<sup>2</sup> (6  $\times$  6 in<sup>2</sup>) silicon wafer. **Figure 6** shows that a thin silicon wafer with a large area was obtained. The thickness was measured at five points on the silicon wafer, and each point on the same line was plotted at intervals of 220 mm. The



spalled silicon wafer in **Figure 6** exhibited a uniform thickness of approximately 50  $\mu$ m, and the deviation of the silicon wafer thickness remained under 2  $\mu$ m (4%). This uniform thickness resulted from the induced homogenous stress, and we believe that the approach can be used to provide significant performance improvements in large-scale silicon production.

For the successful application of spalled wafers in siliconbased solar cells, impurities that diffused into the silicon wafer during evaporation or electrodeposition, must be monitored as they could affect the mechanical and optical properties of the silicon, thus compromising the efficiency of the solar cell. **Figure 7** shows the physical and optical properties of a spalled silicon wafer after each etching process. There were no impurities on the bare silicon wafer, as shown in **Figure 7A**. In general, the detection limit of most instruments is in the range of  $10^{13}$ - $10^{15}$  atom/cm<sup>31</sup>. As shown in **Figure 7A**,  $10^{17}$  atoms of Ti were detected in 1 cm<sup>3</sup> of the pure silicon wafer. Therefore,

<sup>&</sup>lt;sup>1</sup>Evans Analytical Group. Available online at: http://www.nanoscience.co.jp/ industry\_analysis/pdf/AN339.pdf



in this study, the detection limit of Ti and Ni atoms was assumed to be 10<sup>17</sup> atom/cm<sup>3</sup>. After the nickel etching process without the HF solution, a Ti layer and a small Ni peak was detected on the spalled silicon wafer (**Figure 7B**). The Ni ions were expected to penetrate the Ti layer during the evaporation or electrodeposition. To eliminate Ni-based impurities, the Ti layer must be etched. **Figure 7C** shows no impurities on the spalled silicon wafer after it was etched with a HF solution. **Figure 7D** shows the PL spectra of both the pure silicon wafer and the spalled silicon wafer. The spalled silicon wafer showed no obvious PL spectrum shift, when compared to the spectrum of the pure silicon wafer, indicating that the band structure related to PL of the spalled silicon wafer remained unchanged by spalling.

### Analysis of Steady-State Crack Depth

According to the S&H model, the thickness of a spalled silicon wafer can be predicted when the initial crack can be calculated from the stress induced by the electrodeposited layer. There, internal stress of electrodeposited materials during the spalling process, can be traced to two origins. The first source is the misfit stress resulting from the lattice mismatch between the substrate and the metal film (Sun and Jih, 1987; Saitou, 2008). The induced misfit stress in the substrate tends to reduce the potential energy and causes its own curvature and fracture (Richardson, 2014). This phenomenon manifests as changes in the energy release rate (Kim et al., 1996), which is the energy dissipated per unit of a newly created fracture surface area (i.e., the tip) during a fracture<sup>2</sup>. A fracture causes free-state stress on the upper side, which is the opposite side of the mother substrate.

This energy release rate, *G*, is defined as

$$G = \frac{\partial \left( U - V \right)}{\partial A},\tag{1}$$

where *U* is the potential energy available for crack propagation, *V* is the work associated with any external forces acting on the system, and *A* is the crack area (linear for two-dimensional cracks). The crack direction is along the direction of the tip. When the fracture energy,  $G_c$ , is higher than  $G(G_c > G)$ , the crack begins to propagate.  $G_c$  is considered to be a material property that is independent of the applied load and the geometry of the body. In order to apply the stress needed for spalling, the external force must be zero, i.e., V = 0, which means that the crack propagation occurs on its own. If the external force is not zero, the spalled wafer will have high roughness.

Internal stress can also be induced when coalescence occurs in a single material. The intrinsic stress of the coalescence of metal grains (He and Hutchinson, 1989) is caused by the nucleation of isolated states that grow and approach other grains. When a grain encounters other grains, recrystallization occurs at the grain boundary (Sun and Jih, 1987) This recrystallization area has a different crystal direction when compared with the original grains (Rachwal, 2010), resulting in stress in the metal film. To induce stress inside a silicon substrate in our study,

<sup>&</sup>lt;sup>2</sup>DEAS Harvard University. Available online at: http://www.mrsec.harvard.Edu/education/ap298r2004/Vlassak%20AP298presentation.pdf



an electrodeposited nickel layer was used as the stressor layer. At the initial stage, isolated nickel grains were formed on the silicon substrate and each grain grew at the same rate to form the nickel stressor layer. Because the nickel layer had a smaller lattice constant than that of the silicon substrate, tensile stress was induced in the silicon substrate (Indenbom and Kaganer, 1990). Because the deposited nickel particles on the silicon substrate had different crystal growth directions, there was a lattice mismatch between the silicon wafer and every grain with a single-crystalline structure (**Figure 8**). Consequently, spalling stress was formed in the silicon wafer (Moridi et al., 2013). Because the stress of the nickel layer can be controlled as a function of the layer thickness, we expected to be able to predict the steady-state crack depth of the silicon wafer from the stress induced by the nickel layer.

To estimate the growth of the initial crack depth to the steadystate value, the steady-state crack depth must be calculated before the formation of the nickel stressor layer. Since the initial crack depth was determined by material properties such as Dundurs' elastic parameter and the stress intensity factor, it could be calculated using the Ni/Si thin-film system and any other material in the system. The calculation proposed here is based on the S&H model (Evans and Hutchinson, 1984; Suo and Hutchinson, 1990; DEAS Harvard University) and the kinking mechanism (Rice, 1988; Martini et al., 2012; Kwon et al., 2013). The starting point for calculating the steady-state depth is the energy-release rate, *G*, which is determined by the strain value of the beam (*P*, *M*, *d*) and the trajectory of propagation with stress intensity factors, *K*<sub>I</sub> and *K*<sub>II</sub>:

$$G = \left[P^{2} + 12\left(\frac{M}{d}\right)^{2}\right]/2\hat{E}d = \frac{\left(K_{I}^{2} + K_{II}^{2}\right)}{\hat{E}},$$
 (2)

where d and h are the spalled silicon wafer thickness and electrodeposited nickel thickness, respectively; P is the edge load; M is the momentum of the beam; and  $\hat{E}$  is the strain or stress (**Figure 9**). The factor  $K_{\rm I}$  is the minimum condition for the propagation of a crack caused by the nickel stressor layer. Otherwise,  $K_{\rm II}$  expresses the direction of propagation. Since the spalling method is based on an existing crack, the  $K_{\rm I}$  value is positive and will change with  $K_{\rm II}$  values. Otherwise, if there are no external forces, the direction of crack propagation is parallel to the interface between the silicon wafer and the nickel stressor layer. For multilayered thin-film systems, individual stress intensity factors can be assigned to each film layer and solved separately.

$$K_I = c_1 \frac{P}{\sqrt{d}} + c_2 \frac{M}{\sqrt{d^3}},\tag{3}$$

$$K_{II} = c_3 \frac{P}{\sqrt{d}} + c_4 \frac{M}{\sqrt{d^3}},$$
 (4)

where  $c_1$ ,  $c_2$ ,  $c_3$ , and  $c_4$  are dimensionless constants. These constants can be calculated using the loading conditions as follows:

$$c_1^2 + c_3^2 = \frac{1}{2},\tag{5}$$

$$c_1 c_2 + c_3 c_4 = 0, (6)$$

$$c_2^2 + c_4^2 = 6. (7)$$

To satisfy these loading conditions,  $c_1 = 0.434$ ,  $c_2 = 1.934$ ,  $c_3 = 0.558$ , and  $c_4 = -1.503$  were used (Evans and Hutchinson, 1984), with  $c_4$  being a negative value. Because  $K_{\text{II}}$  is a complex number, d can be obtained from

$$K_I = 0.434 \frac{P}{\sqrt{d}} + 1.934 \frac{M}{\sqrt{d^3}},\tag{8}$$

$$K_{II} = 0.558 \frac{P}{\sqrt{d}} - 1.503 \frac{M}{\sqrt{d^3}}.$$
(9)

Because the trajectory of the tip in a spalling process is parallel to the interface between the nickel layer and the silicon wafer,  $K_{\text{II}}$  must be zero. Therefore, the *P*/*M* ratio has the same shape as the function for *d*.

The h formation can be represented as

$$K_I = \frac{P}{\sqrt{2h}}\cos w + \frac{2\sqrt{3}M}{\sqrt{2h^3}}\sin w,\tag{10}$$

$$K_{II} = \frac{P}{\sqrt{2h}} \sin w - \frac{2\sqrt{3}M}{\sqrt{2h^3}} \cos w, \tag{11}$$

where *w* is the mode mixity for a complex number of the stress intensity factor (Suo and Hutchinson, 1990). To obtain the value of *w*, Dundurs' elastic parameter ( $\alpha$ ) is needed. It can be calculated as follows (Suo and Hutchinson, 1990):

$$\alpha = \frac{\Gamma(\kappa_2 + 1) - (\kappa_1 + 1)}{\Gamma(\kappa_2 + 1) + (\kappa_1 + 1)},$$
(12)

where  $\Gamma$  is the shear modulus ratio,  $\kappa_1 = 3 - 4\nu_1$ ,  $\kappa_2 = 3 - 4\nu_2$  $4v_2$ ,  $v_1$  is Poisson's ratio of nickel, and  $v_2$  is Poisson's ratio of silicon. Dundurs' elastic parameter has various values ranging from 0 to 1, and it only depends on the intrinsic properties of the material. This theoretical approach can be applied to various materials. For a silicon wafer with a nickel stressor layer, w is 52 when  $\alpha$  is 0.4 (obtained from the mode mixity table of the S&H model) (Suo, 1989). The term h can also be represented as P/M = g(h) when  $K_{II} = 0$ . As a result, we have the equation d  $= \lambda h$ , where  $\lambda$  is a proportional factor. For the Ni/Si thin-film system,  $\lambda = 0.99$ , which means that the thickness of the spalled silicon layer was proportional to that of the nickel layer. This proportional relationship originates from the standard properties (from modulus ratio to elastic parameter) of nickel. Moreover, hcan be expressed in terms of stress. Therefore, the thickness of a spalled silicon wafer can be calculated regardless of the unstable factors. *d* is expressed in terms of stress as

$$d = \frac{\mu\lambda}{S} U_{(h)},\tag{13}$$

where  $\mu$  is a constant originating from the ratio between the modulus of the substrate and that of the film,  $U_{(h)}$  is the curvature of the beam, and *S* is the intrinsic stress. Furthermore,  $U_{(h)}$  can be calculated using the equation

$$U_{(h)} = Curvature rate \times \left(\frac{h - h_e}{\text{Deposition rate}}\right)^{\text{Degradation of curvature}},$$
(14)

where  $h_e$  is the initial thickness of the nickel layer (adhesion layer). In this equation, the curvature rate shows the amount of the upper beam that has been curved, while the degradation of curvature shows changes in the curvature rate as a function of the thickness of the nickel stressor layer. As a result, a new equation can be obtained for predicting the thickness of a spalled silicon wafer. To confirm the reliability of the new equation, the calculated value was carefully compared with the experimental result.

Figure 10 shows a comparison of the theoretical and experimental values of thickness of the spalled silicon wafer as functions of the nickel layer thickness and stress. The red line shows the fitted line based on the calculated value, while the black dots represent the experimental results. As shown in Figure 10A, the thickness of the silicon layer increased proportionately with the thickness of the deposited nickel layer. A calculated value of  $\lambda = 0.99$  was obtained from the red line, which nearly coincides with the experimental value. Figure 10B shows the calculated and experimental values of the silicon wafer thickness as functions of the stress induced by the intrinsic stress in the nickel layer. The results show that the thickness of the spalled silicon wafer was inversely proportional to the stress, which means that the induced stress in the silicon wafer increased with decreasing internal stress in the nickel layer. The discrepancy between the calculated and experimental results is under 1.1%; this low error may have originated from the roughness of the nickel layer and  $K_{\rm II}$  not being a perfect zero during the spalling process because of external forces. Kerf-less silicon wafers of the desired thickness



**FIGURE 9 | (A)** Edge load and momentum of the Ni/Si thin-film system. **(B)** Trajectory of crack propagation in terms of  $K_{||}$  value.



FIGURE 10 | Comparison of theoretical (red line) and experimental (black dots) values of silicon thickness as functions of (A) Ni layer thickness and (B) stress induced by Ni layer.



were successfully fabricated from the calculated value of the steady-state crack depth and initial crack depth predicted by the new equation, providing a noticeable enhancement in the performance of the kerf-less silicon device.

# Fabrication of Solar Cells Using the Spalled Si Wafer

Several parameters such as the ideality factor ( $\eta$ ), quantum efficiency (EQE), and conversion efficiency (Eff) were evaluated to determine the applicability of the spalled silicon wafer. The results are shown in **Figures 11**, **12**.

As shown in **Figure 11A**, the efficiency of the resulting solar cell was 14.23%. The short-circuit current density,  $J_{sc}$ , which was determined by the light absorption and quantum efficiency, was



33 mA/cm<sup>2</sup>. It is well known that the performance of a siliconbased solar cell is affected by defects originating from impurities in the materials. These impurities can lead to shallower- and deeper-energy defect levels in the band structure, which can create recombination paths that are different from band-toband recombination. This means that if there were defects on the spalled silicon wafer, degradation of performance could be measured from the defects in the band structure. In order to check the degradation of performance, the ideality factor of the spalled silicon wafer was compared with that of a bulk silicon wafer (obtained from the Shockley diode equation Hegedus and Shafarman, 2004 and the general single-exponential diode equation), as shown in Figure 11B. The plot of the derivative dV/dJ vs.  $J^{-1}$  was obtained from the dark J-V curve to identify differences in the device characteristics, ideality factor  $\eta$ , and the series resistance  $R_S$  between the solar cells, fabricated utilizing a bulk Si wafer and a spalled Si wafer according to the following equation (Hegedus and Shafarman, 2004):

$$J = J_0 \exp\left[\frac{q}{\eta kT}(V - R_s J)\right] + G' V, \qquad (15)$$

where  $J_0$  is the dark saturation current, q is the electrical charge,  $\eta$  is the ideality factor, k is the Boltzmann constant, T is the temperature in Kelvin,  $R_S$  is the series resistance, and G' is the shunt conductance. Since G' is supposed to be negligible, the derivative plot could be extracted through a simplified equation without G' as follows (Hegedus and Shafarman, 2004):

$$r(J) \equiv \frac{dV}{dJ} = R_s + \frac{\eta kT}{q} J^{-1}.$$
 (16)

Equation 16 was plotted as a linear line with a slope of  $\eta$ kT/q and a *y*-intercept of R<sub>S</sub>.  $\eta$  was calculated using the slope and a thermal voltage (kT/q) of 25.69 mV at room temperature. As shown in the comparison of device characteristics **Figure 11B** of the solar cells using a bulk silicon wafer and a spalled silicon wafer, the measured values of  $R_S$  were 0.6 and 0.9  $\Omega \cdot \text{cm}^2$ , respectively, and

the measured values of  $\eta$  were 1.45 and 1.35, respectively. Even though the same fabrication processes were used, the calculated results of  $R_S$  and  $\eta$  for the solar cell using a spalled wafer, were higher than those for the solar cell using a bulk wafer. This increase was attributed to the wafer thickness because the thinner the wafer, the larger the effect of rear-side recombination. The ideality factor  $\eta$  of the solar cell using a spalled silicon wafer was 1.35, which is closer to 1 when compared with  $\eta$  of the solar cell using a bulk silicon wafer. This means that the spalling process for preparing thin silicon solar cells did not form cracks and defects in the band structure. It also appears that the lower ideality factor was due to the shunt resistance during the fabrication of the solar cell. Moreover, the EQE of the cells using a spalled silicon wafer and a bulk silicon wafer (mother substrate) was measured; the results are shown in Figure 12. The absorption of light in the wavelength range of 400-550 nm was the same for both cells. In the wavelength range above 550 nm, the difference in light absorption by both cells was more distinct, because the lightabsorption efficiency was related to the silicon thickness (Green and Keevers, 1995). The lower EQE was also affected by the rear-side recombination in the spalled silicon film, which had a thickness of 50 µm.

## CONCLUSIONS

A kerf-less thin silicon wafer with a large area was successfully fabricated by spalling, and its thickness was calculated from the steady-state crack depth, using the proposed equation based on the Suo-Hutchinson model and the kinking mechanism. A nickel stressor layer was uniformly deposited on the silicon wafer with the assistance of a shield. It displayed a uniform thickness of about 7 µm and exhibited excellent electric properties. In order to create the initial crack for decreasing kerf-loss in a large-area thin silicon, the silicon wafer was pretreated with a laser before the spalling process. We confirmed that the kerfloss area of a laser-treated silicon wafer, was <10% of the kerf-loss area of a spalled silicon wafer without pretreatment. The thickness of the spalled silicon wafer varied from 20 to 70 µm. The silicon layer thickness increased proportionately with the nickel layer thickness, while it was inversely proportional to the stress. The predicted thickness calculated using the proposed equation is in agreement with the experimental value. Finally, the solar cell fabricated with a spalled silicon wafer had an efficiency of 14.23% and an ideality factor of 1.35.

## **AUTHOR CONTRIBUTIONS**

All authors assisted in the development and writing of the paper. In addition, H-SY, JK, SeK, NE, SP, BY, and J-HL were involved in designing and doing the experiment. C-SH, SHK, and DL did laser process at the edge of silicon wafer. SaK and J-HL made the solar cell using the exfoliated silicon wafer and measured the solar cell efficiency. JC and C-LL measured and analyzed the optical properties of the exfoliated silicon wafer.

## ACKNOWLEDGMENTS

This work was mainly supported by the Global Frontier Program through the Global Frontier Hybrid Interface Materials (GFHIM) project of the National Research Foundation of Korea (NRF), which was funded by the Ministry of Science, ICT, & Future Planning (2018010003). The work was also supported by the New & Renewable Energy Core Technology Program of the Korea Institute of Energy Technology Evaluation and Planning (KETEP), a granted financial resource from the Ministry of Trade, Industry & Energy, Republic of Korea

## REFERENCES

- Bedell, S., Lauro, P., Ott, J., Fogel, K., and Sadana, D. (2017). Layer transfer of bulk gallium nitride by controlled spalling. J. Appl. Phys. 122:025103. doi: 10.1063/1.4986646
- Bilby, B., and Eschelby, J. D. (1968). "Testing electrodeposited coating", In *Fracture: An Advanced Treatise*, Vol. 1, ed H. Liebowitz (New York, NY: Academic Press), 99–182.
- Bruel, M. (1995). Silicon on insulator material technology. *Electron. Lett.* 31, 1201–1202. doi: 10.1049/el:19950805
- Drory, M. D., Thouless, M. D., and Evans, A. G. (1988). On the decohesion of residually stressed thin films. *Acta Metall.* 36, 2019–2028. doi: 10.1016/0001-6160(88)90303-3
- Dross, F. (2008). Presented in Part at Photovoltaic Specialists Conference 11–16 May 2008. San Diego, CA.
- Durney, L. J. (ed.). (1984). Graham's Electroplating Engineering Handbook. Springer New York, NY: Science & Business Media.
- Evans, A. G., and Hutchinson, J. W. (1984). On the mechanics of delamination and spalling in compressed films. *Int. J. Solids Struct.* 20, 455–466. doi: 10.1016/0020-7683(84)90012-X
- Green, M. A., Emery, K., Hishikawa, Y., Warta, W., and Dunlop, E. D. (2015). Solar cell efficiency tables (version 46). *Prog. Photovoltaics* 23, 805–812. doi: 10.1002/pip.2637
- Green, M. A., Hishikawa, Y., Warta, W., Dunlop, E. D., Levi, D. H., Hohl-Ebinger, J., et al. (2017). Solar cell efficiency tables (version 50). Prog. *Photovoltaics* 25, 668–676. doi: 10.1002/pip.2909
- Green, M. A., and Keevers, M. J. (1995). Optical properties of intrinsic silicon at 300 K. *Prog. Photovoltaics* 3, 189–192. doi: 10.1002/pip.4670030303
- He, M.-Y., and Hutchinson, J. W. (1989). Kinking of a crack out of an interface. J. *Appl. Mech.* 56, 270–278. doi: 10.1115/1.3176078
- Hegedus, S. S., and Shafarman, W. N. (2004). Thin-film solar cells: device measurements and analysis. *Prog. Photovoltaics* 12, 155–176. doi: 10.1002/pip.518
- Indenbom, V. L., and Kaganer, V. M. (1990). X-ray analysis of internal stresses in crystals II. Lattice distortions due to residual strains in crystals grown from melts. *Phys. Status Solidi A* 122, 97–109. doi: 10.1002/pssa.2211220109
- Kim, J.-D., Pyun, S.-I., and Oriani, R. A. (1996). Effects of chloride ion and applied current density on the stress generation during anodic oxidation of tungsten in 0.1 M H2SO4 solution. *Electrochim. Acta* 4, 57–62. doi: 10.1016/0013-4686(95)00284-L
- Kobayashi, E., Watabe, Y., Hao, R., and Ravi, T. S. (2015). High efficiency heterojunction solar cells on n-type kerfless mono crystalline silicon wafers by epitaxial growth. *Appl. Phys. Lett.* 106:223504. doi: 10.1063/1.4922196
- Kwon, Y., Yang, C., Yoon, S.-H., Um, H.-D., Lee, J.-H., and Yoo, B. (2013). Spalling of a thin Si layer by electrodeposit-assisted stripping. *Appl. Phys. Exp.* 6:116502. doi: 10.7567/APEX.6.116502
- Lee, C., Lee, J., Kim, J., Jang, B.-Y., and Yoon, W. (2016). Kerf-less layer transfer of monocrystalline silicon used by hydrogen implantation. *J. Nanosci. Nanotechnol.* 16, 10620–10624. doi: 10.1166/jnn.2016.13206

(No. 20153030013200). Additional sources of support included the Korea Institute of Materials Science (CAP-16-10-KIMS) and MSIT (Ministry of Science and ICT), Korea, under the ITRC (Information Technology Research Center) program (IITP-2018-0-01426).

## SUPPLEMENTARY MATERIAL

The Supplementary Material for this article can be found online at: https://www.frontiersin.org/articles/10.3389/fchem. 2018.00600/full#supplementary-material

- Martini, R., Gonzalez, M., Dross, F., Masolin, A., Vaes, J., Frederickx, D., et al. (2012). Epoxy-induced spalling of silicon. *Energy Procedia* 27, 567–572. doi: 10.1016/j.egypro.2012.07.111
- Moridi, A., Zhang, L. C., and Liu, M. (2013). Residual stresses in thin film systems: effects of lattice mismatch, thermal mismatch and interface dislocations. *Int. J. Solids Struct* 50, 3562–3569. doi: 10.1016/j.jisolstr.2013.06.022
- Rachwal, J. D. (2010). X-ray Diffraction Applications in Thin Films and (100) Silicon Substrate Stress Analysis. Master's Thesis, University of South Florida.
- Radhakrishnan, H. S., Martini, R., Depauw, V., Van Nieuwenhuysen, K., Debucquoy, M., Govaerts, J., et al. (2014). Improving the quality of epitaxial foils produced using a porous silicon-based layer transfer process for highefficiency thin-film crystalline silicon solar cells. *IEEE J. Photovoltaics* 4, 70–77, doi: 10.1109/JPHOTOV.2013.2282740
- Rice, J. R. (1988). Elastic fracture mechanics concepts for interfacial cracks. J. Appl. Mech. 55, 98–103. doi: 10.1115/1.3173668
- Richardson, G. (2014). *RIT Scholar Works*. Rochester, NY: Rochester Institute of Technology.
- Saitou, M. (2008). Scaling behavior of internal stress in electrodeposited nickel thin films. J. Appl. Phys. 104:093518. doi: 10.1063/1.3009336
- Shahrjerdi, D., Bedell, S. W., Ebert, C., Bayram, C., Hekmatshoar, B., Fogel, K., et al. (2012). High-efficiency thin-film InGaP/InGaAs/Ge tandem solar cells enabled by controlled spalling technology. *Appl. Phys. Lett.* 100:053901. doi: 10.1063/1.3681397
- Sun, C. T., and Jih, C. J. (1987). On strain energy release rates for interfacial cracks in bi-material media. *Eng. Fract. Mech.* 28, 13–20. doi: 10.1016/0013-7944(87)90115-9
- Suo, Z. (1989). Singularities interacting with interfaces and cracks. Int. J. Solids Struct. 25, 1133–1142. doi: 10.1016/0020-7683(89)90072-3
- Suo, Z., and Hutchinson, J. W. (1989). Steady-state cracking in brittle substrates beneath adherent films. *Int. J. Solids Struct.* 25, 1337–1353. doi: 10.1016/0020-7683(89)90096-6
- Suo, Z., and Hutchinson, J. W. (1990). Interface crack between two elastic layers. Int. J. Fracture 43, 1–18. doi: 10.1007/BF00018123
- Wang, T.-Y., Chen, C.-H., Shiao, J.-C., Chen, S.-Y., and Du, C.-H. (2017). Fabricating 40  $\mu$ m-thin silicon solar cells with different orientations by using SLiM-cut method. *J. Micromech. Microeng.* 27:105017. doi:10.1088/1361-6439/aa8a38

**Conflict of Interest Statement:** The authors declare that the research was conducted in the absence of any commercial or financial relationships that could be construed as a potential conflict of interest.

Copyright © 2019 Yang, Kim, Kim, Eom, Kang, Han, Kim, Lim, Lee, Park, Choi, Lee, Yoo and Lim. This is an open-access article distributed under the terms of the Creative Commons Attribution License (CC BY). The use, distribution or reproduction in other forums is permitted, provided the original author(s) and the copyright owner(s) are credited and that the original publication in this journal is cited, in accordance with accepted academic practice. No use, distribution or reproduction is permitted which does not comply with these terms.